Part Number Hot Search : 
S949T05 HXJ1301 MBJ14 BC177A C254A DIAMOND 2SK246BL TM402A1
Product Description
Full Text Search
 

To Download 5962-8967801XA Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  rev. a information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. a quad 8-bit multiplying cmos d/a converter with memory dac8408 a common 8-bit ttl/cmos compatible input port is used to load data into any of the four dac data-latches. control lines ds1 , ds2 , and a/ b determine which dac will accept data. data loading is similar to that of a rams write cycle. data can be read back onto the same data bus with control line r/ w . the dac8408 is bus compatible with most 8-bit microprocessors, including the 6800, 8080, 8085, and z80. the dac8408 oper- ates on a single +5 volt supply and dissipates less than 20 mw. the dac8408 is manufactured using pmis highly stable, thin-film resistors on an advanced oxide-isolated, silicon-gate, cmos process. pmis improved latch-up resistant design elimi- nates the need for external protective schottky diodes. ordering information 1 temperature package model inl dnl range description dac8408gp 1/4 lsb 1/2 lsb 0 c to +70 c 28-pin plastic dip dac8408et 1/4 lsb 1/2 lsb C40 c to +85 c 28-pin cerdip dac8408at 2 1/4 lsb 1/2 lsb C55 c to +125 c 28-pin cerdip dac8408ft 1/2 lsb 1 lsb C40 c to +85 c 28-pin cerdip dac8408bt 2 1/2 lsb 1 lsb C55 c to +125 c 28-pin cerdip dac8408fpc 3 1/2 lsb 1 lsb C40 c to +85 c 28-contact plcc dac8408fs 1/2 lsb 1 lsb C40 c to +85 c 28-pin sol dac8408fp 1/2 lsb 1 lsb C40 c to +85 c 28-pin plastic dip notes 1 burn-in is available on commercial and industrial temperature range parts in cerdip, plastic dip, and to-can packages. for outline information see pack- age information section. 2 for devices processed in total compliance to mil-std-883, add /883 after part number. consult factory for 883 data sheet. 3 for availability and burn-in information on so and plcc packages, contact your local sales office. features four dacs in a 28 pin, 0.6 inch wide dip or 28-pin jedec plastic chip carrier 6 1/4 lsb endpoint linearity guaranteed monotonic dacs matched to within 1% microprocessor compatible read/write capability (with memory) ttl/cmos compatible four-quadrant multiplication single-supply operation (+5 v) low power consumption latch-up resistant available in die form applications voltage set points in automatic test equipment systems requiring data access for self-diagnostics industrial automation multichannel microprocessor-controlled systems digitally controlled op amp offset adjustment process control digital attenuators general description the dac8408 is a monolithic quad 8-bit multiplying digital-to- analog cmos converter. each dac has its own reference input, feedback resistor, and onboard data latches that feature read/write capability. the readback function serves as memory for those systems requiring self-diagnostics. functional block diagram dac8408 one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 617/329-4700 fax: 617/326-8703
rev. a C2C dac8408 electrical characteristics (@ v dd = +5 v; v ref = 6 10 v; v out a, b, c, d = 0 v; t a = C55 8 c to +125 8 c apply for dac8408at/bt, t a = C40 8 c to +85 8 c apply for dac8408et/ft/fp/fpc/fs; t a = 0 8 c to +70 8 c apply for dac8408gp, unless otherwise noted. specifications apply for dac a, b, c, & d.) dac8408 parameter symbol conditions min typ max units static accuracy resolution n 8 bits nonlinearity 1, 2 inl dac8408a/e/g 1/4 lsb dac8408b/f/h 1/2 lsb differential dnl dac8408a/e/g 1/2 lsb nonlinearity dac8408b/f/h 1 lsb gain error g fse (using internal r fb ) 1 lsb gain tempco 3, 6 tc gfs 2 40 ppm/ c power supply rejection ( d v dd = 10%) psr 0.001 %fsr/% i out 1a , b , c , d leakage current 13 i lkg t a =+25 c 30 na t a = full temperature range 100 na reference input input voltage range 20 v input resistance match 4 r a, b, c, d 1% input resistance r in 6 1014k w digital inputs digital input low v il 0.8 v digital input high v ih 2.4 v input current 5 t a = +25 c 0.01 1.0 m a i in t a = full temperature range 10.0 m a input capacitance 6 c in 8pf data bus outputs digital output low v ol 16 ma sink 0.4 v digital output high v oh 400 m a source 4 v output leakage current i lkg t a = +25 c 0.005 1.0 m a t a = full temperature range 0.075 10.0 m a dac outputs 6 propagation delay 7 t pd 150 180 ns settling time 11,12 t s 190 250 ns output capacitance c out dac latches all 0s 30 pf dac latches all 1s 50 pf ac feedthrough ft (20 v p-p @ f = 100 khz) 54 db switching characteristics 6, 10 write to data strobe time t ds1 or t a = +25 c90 ns t ds2 t a = full temperature range 145 ns data valid to strobe set-up time t dsu t a = +25 c 150 ns t a = full temperature range 175 ns data valid to strobe hold time t dh 10 ns dac select to strobe set-up time t as 0ns dac select to strobe hold time t ah 0ns write select to strobe set-up time t wsu 0ns write select to strobe hold time t wh 0ns read to data strobe width t rds t a = +25 c 220 ns t a = full temperature range 350 ns data strobe to output valid time t co t a = +25 c 320 ns t a = full temperature range 430 ns output data to deselect time t otd t a = +25 c 200 ns t a = full temperature range 270 ns read select to strobe set-up time t rsu 0ns read select to strobe hold time t rh 0ns specifications subject to change without notice.
rev. a C3C dac8408 @ v dd = +5 v; v ref = 6 10 v; v out a, b, c, d = 0 v; t a = C55 8 c to +125 8 c apply for dac8408at/bt, t a = C40 8 c to +85 8 c apply for dac8408et/ft/fp/fpc/fs; t a = 0 8 c to +70 8 c apply for dac8408gp, unless otherwise noted. specifications apply for dac a, b, c, & d. continued electrical characteristics dac8408 parameter symbol conditions min typ max units power supply voltage range v dd 4.5 5.5 v supply current 8 i dd 50 m a supply current 9 i dd t a = +25 c 1.0 ma t a = full temperature range 1.5 ma notes 1 this is an end-point linearity specification. 2 guaranteed to be monotonic over the full operating temperature range. 3 ppm/ c of fsr (fsr = full scale range = v ref -1 lsb.) 4 input resistance temperature coefficient = +300ppm/ c. 5 logic inputs are mos gates. typical input current at +25 c is less than 10 na. 6 guaranteed by design. 7 from digital input to 90% of final analog output current. 8 all digital inputs 0 or v dd . 9 all digital inputs v ih or v il . 10 see timing diagram. 11 digital inputs = 0 v to v dd or v dd to 0 v. 12 extrapolated: t s (1/2 lsb) = t pd + 6.2 t where t = the measured first time con- stant of the final rc decay. 13 all digital inputs = 0 v; v ref = +10 v. specifications subject to change without notice. package type u ja * u jc units 28-pin hermetic dip (t) 55 10 c/w 28-pin plastic dip (p) 53 27 c/w 28-pin sol (s) 68 23 c/w 28-contact plcc (pc) 66 29 c/w * q ja is specified for worst case mounting conditions, i.e., q ja is specified for device in socket for cerdip and p-dip packages; q ja is specified for device soldered to printed circuit board for sol and plcc packages. caution 1. do not apply voltages higher than v dd +0.3 v or less than C0.3 v potential on any terminal except v ref and r fb . 2. the digital control inputs are diode-protected; however, permanent damage may occur on unconnected inputs from high energy electrostatic fields. keep in conductive foam at all times until ready to use. 3. use proper antistatic handling procedures. 4. absolute maximum ratings apply to both packaged devices and dice. stresses above those listed under absolute maxi- mum ratings may cause permanent damage to the device. absolute maximum ratings (t a = +25 c, unless otherwise noted.) v dd to i out 2a , i out 2b , i out 2c , i out 2d . . . . . . . . . . 0 v, +7 v v dd to dgnd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 v, +7 v i out 1a , i out 1b , i out 1c , i out 1d to dgnd . . . . . . . . . C0.3 v to v dd +0.3 v r fb a, r fb b, r fb c, r fb d to i out . . . . . . . . . . . . . . . . . 25 v i out 2a , i out 2b , i out 2c , i out 2d to dgnd . . . . . . . . . C0.3 v to v dd + 0.3 v db0 through db7 to dgnd . . . . . . . . C0.3 v to v dd + 0.3 v control logic input voltage to dgnd . . . . . . . . . . C0.3 v + v dd + 0.3 v v ref a, v ref b, v ref c, v ref d to i out 2a , i out 2b , i out 2c , i out 2d . . . . . . . . . . . . . . . . 25 v operating temperature range commercial grade (gp) . . . . . . . . . . . . . . . . 0 c to +70 c industrial grade (et, ft, fp, fpc, fs) . C40 c to +85 c military grade (at, bt) . . . . . . . . . . . . . . C55 c to +125 c junction temperature . . . . . . . . . . . . . . . . . . . . . . . . . +150 c storage temperature . . . . . . . . . . . . . . . . . . . C65 c to +150 c lead temperature (soldering, 10 sec) . . . . . . . . . . . . . +300 c pin connections dac8408 top view (not to scale)
dac8408 C4C rev. a burn-in circuit warning! esd sensitive device caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the dac8408 features proprietary esd protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality. dice characteristics die size 0.130 0.124 inch, 16,120 sq. mils (3.30 3.15 mm, 10.4 sq. mm) 1. v dd 15. db6 2. v ref a 16. db7 (msb) 3. r fb a 17. a/ b 4. i out 1a 18. r/ w 5. i out 2a /i out 2b 19. ds1 6. i out 1b 20. ds2 7. r fb b 21. v ref d 8. v ref b 22. r fb d 9. db0 (lsb) 23. i out 1d 10. db1 24. i out 2c /i out 2d 11. db2 25. i out 1c 12. db3 26. r fb c 13. db4 27. v ref c 14. db5 28. dgnd
dac8408 C5C rev. a wafer test limits at v dd = +5 v; v ref = 6 10 v; v out a, b, c, d = 0 v; t a = +25 8 c, unless otherwise noted. specifications apply for dac a, b, c, & d. dac8408g parameter symbol conditions limits units static accuracy resolution n 8 bits min nonlinearity 1 inl 1/2 lsb max differential nonlinearity dnl 1 lsb max gain error g fse using internal r fb 1 lsb max power supply rejection psr using internal r fb 0.001 %fsr/% max ( d v dd = 10%) 2 i out 1a, b, c, d leakage current i lkg all digital inputs = 0 v 30 na max v ref = +10 v reference input reference input r in 6/14 k w min/max resistance 3 input resistance match r in 1 % max digital inputs digital input low v il 0.8 v max digital input high v ih 2.4 v min input current 4 i in 1.0 m a max data bus outputs digital output low v ol 1.6 ma sink 0.4 v max digital output high v oh 400 m a source 4 v min output leakage current i lkg 1.0 m a max power supply supply current 5 i dd 50 m a max supply current 6 i dd 1.0 ma max notes 1 this is an endpoint linearity specification. 2 fsr is full scale range = v ref C1 lsb. 3 input resistance temperature coefficient approximately equals +300 ppm/ c. 4 logic inputs are mos gates.typical input current at +25 c is less than 10 na. 5 all digital inputs are either 0 or v dd . 6 all digital inputs are either v ih or v il . electrical tests are performed at wafer probe to the limits shown. due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing.
dac8408 C6C rev. a typical performance characteristics supply current vs. logic level analog crosstalk vs. frequency
dac8408 C7C rev. a timing diagram ac feedthrough error this is the error caused by capacitance coupling from v ref to the dac output with all switches off. settling time settling time is the time required for the output function of the dac to settle to within 1/2 lsb for a given digital input signal. propagation delay this is a measure of the internal delays of the dac. it is defined as the time from a digital input change to the analog output cur- rent reaching 90% of its final value. channel-to-channel isolation this is the portion of input signal that appears at the output of a dac from another dacs reference input. it is expressed as a ratio in db. digital crosstalk digital crosstalk is the glitch energy transferred to the output of one dac due to a change in digital input code from other dacs. it is specified in nvs. parameter definitions resolution resolution is the number of states (2 n ) that the full-scale range (fsr) of a dac is divided (or resolved) into. nonlinearity nonlinearity (relative accuracy) is a measure of the maximum deviation from a straight line passing through the end-points of the dac transfer function. it is measured after adjusting for ideal zero and full-scale and is expressed in lsb, %, or ppm of full-scale range. differential nonlinearity differential nonlinearity is the worst case deviation of any adja- cent analog outputs from the ideal 1 lsb step size. a specified differential nonlinearity of 1 lsb maximum over the operating temperature range ensures monotonicity. gain error gain error (full-scale error) is a measure of the output error be- tween the ideal and actual dac output. the ideal full-scale output is v ref C1 lsb. output capacitance output capacitance is that capacitance between i out 1a , i out 1b , i out 1c , or i out 1d and agnd.
dac8408 C8C rev. a circuit information the dac8408 combines four identical 8-bit cmos dacs onto a single monolithic chip. each dac has its own reference input, feedback resistor, and on-board data latches. it also fea- tures a read/write function that serves as an accessible memory location for digital-input data words. the dacs three-state readback drivers place the data word back onto the data bus. d/a converter section each dac contains a highly stable, silicon-chromium, thin-film, r-2r resistor ladder network and eight pairs of current steering switches. these switches are in series with each ladder resistor and are single-pole, double-throw nmos transistors; the gates of these transistors are controlled by cmos inverters. figure 1 shows a simplified circuit of the r-2r resistor ladder section, and figure 2 shows an approximate equivalent switch circuit. the current through each resistor leg is switched between i out 1 and i out 2 . this maintains a constant current in each leg, re- gardless of the digital input logic states. each transistor switch has a finite on resistance that can in- troduce errors to the dacs specified performance. these resis- tances must be accounted for by making the voltage drop across each transistor equal to each other. this is done by binarily- scaling the transistors on resistance from the most signifi- cant bit (msb) to the least significant bit (lsb). with 10 volts applied at the reference input, the current through the msb switch is 0.5 ma, the next bit is 0.25 ma, etc.; this maintains a constant 10 mv drop across each switch and the converters ac- curacy is maintained. it also results in a constant resistance ap- pearing at the dacs reference input terminal; this allows the dac to be driven by a voltage or current source, ac or dc of positive or negative polarity. shown in figure 3 is an equivalent output circuit for dac a. the circuit is shown with all digital inputs high. the leakage current source is the combination of surface and junction leak- ages to the substrate. the 1/256 current source represents the constant 1-bit current drain through the ladder terminating re- sistor. the situation is reversed with all digital inputs low, as shown in figure 4. the output capacitance is code dependent, and therefore, is modulated between the low and high values. figure 1. simplified d/a circuit of dac8408 figure 2. n-channel current steering switch figure 3. equivalent dac circuit (aii digital inputs high)
dac8408 C9C rev. a figure 4. equivalent dac circuit (aii digital inputs low) digital section figure 5 shows the digital input/output structure for one bit. the digital wr, wr , and rd controls shown in the figure are internally generated from the external a/ b , r/ w , ds1 , and ds2 signals. the combination of these signals decide which dac is selected. the digital inputs are cmos inverters, designed such that ttl input levels (2.4 v and 0.8 v) are converted into cmos logic levels. when the digital input is in the region of 1.2 v to 1.8 v, the input stages operate in their linear region and draw current from the +5 v supply (see typical supply current vs. logic level curve on page 6). it is recommended that the digital input voltages be as close to v dd and dgnd as is practical in order to minimize supply currents. this allows maximum sav- ings in power dissipation inherent with cmos devices. the three-state readback digital output drivers (in the active mode) provide ttl-compatible digital outputs with a fan-out of one ttl load. the three state digital readback leakage-current is typically 5 na. figure 5. digital input/output structure interface logic section dac operating modes ? all dacs in hold mode. ? dac a, b, c, or d individually selected (write mode). ? dac a, b, c, or d individually selected (read mode). ? dacs a and c simultaneously selected (write mode). ? dacs b and d simultaneously selected (write mode). dac selection: control inputs, ds1 , ds2 , and a/ b select which dac can accept data from the input port (see mode se- lection table). mode selection: control inputs ds and r/ w control the oper- ating mode of the selected dac. write mode: when the control inputs ds and r/ w are both low, the selected dac is in the write mode. the input data latches of the selected dac are transparent, and its analog out- put responds to activity on the data inputs db0Cdb7. hold mode: the selected dac latch retains the data that was present on the bus line just prior to ds or r/ w going to a high state. all analog outputs remain at the values corresponding to the data in their respective latches. read mode: when ds is low and r/ w is high, the selected dac is in the read mode, and the data held in the appropriate latch is put back onto the data bus. mode selection table control logic ds1 ds2 a/ b r/ w mode dac l h h l write a l h l l write b h l h l write c h l l l write d l h h h read a l h l h read b h l h h read c h l l h read d l l h l write a&c l l l l write b&d h h x x hold a/b/c/d l l h h hold a/b/c/d l l l h hold a/b/c/d l = low state, h = high state, x = irrelevant
dac8408 C10C rev. a basic applications some basic circuit configurations are shown in figures 6 and 7. figure 6 shows the dac8408 connected in a unipolar configu- ration (2-quadrant multiplication), and table i shows the code table. resistors r1, r2, r3, and r4 are used to trim full scale output. full-scale output voltage = v ref C1 lsb = v ref (1C2 C8 ) or v ref (255/256) with all digital inputs high. low tempera- ture coefficient (approximately 50 ppm/ c) resistors or trim- mers should be selected if used. full scale can also be adjusted using v ref voltage. this will eliminate resistors r1, r2, r3, and r4. in many applications, r1 through r4 are not required, and the maximum gain error will then be that of the dac. each dac exhibits a variable output resistance that is code- dependent. this produces a code-dependent, differential non- linearity term at the amplifiers output which can have a maxi- mum value of 0.67 the amplifiers offset voltage. this differ- ential nonlinearity term adds to the r-2r resistor ladder differ- ential-nonlinearity; the output may no longer be monotonic. to maintain monotonicity and minimize gain and linearity errors, it is recommended that the op amp offset voltage be adjusted to less than 10% of 1 lsb (1 lsb = 2 C8 v ref or 1/256 v ref ), or less than 3.9 mv over the operating temperature range. zero- scale output voltage (with all digital inputs low) may be adjusted using the op amp offset adjustment. capacitors c1, c2, c3, and c4 provide phase compensation and help prevent overshoot and ringing when using high speed op amps. figure 7 shows the recommended circuit configuration for the bipolar operation (4-quadrant multiplication), and table ii shows the code table. trimmer resistors r17, r18, r19, and r20 are used only if gain error adjustments are required and range between 50 w and 1000 w . resistors r21, r22, r23, and r24 will range betwen 50 w and 500 w . if these resistors are used, it is essential that resistor pairs r9Cr13, r10Cr14, r11Cr15, r12Cr16 are matched both in value and tempco. they should be within 0.01%; wire wound or metal foil types are preferred for best temperature coefficient matching. the circuits of figure 6 and 7 can either be used as a fixed reference d/a converter, or as an attenuator with an ac input voltage. table i. unipolar binary code table (refer to figure 6) dac data input msb lsb analog output 1 1 1 1 1 1 1 1 Cv ref 255 256 ? ? ? 1 0 0 0 0 0 0 1 Cv ref 129 256 ? ? ? 1 0 0 0 0 0 0 0 Cv ref 128 256 ? ? ? = v in 2 0 1 1 1 1 1 1 1 Cv ref 127 256 ? ? ? 0 0 0 0 0 0 0 1 Cv ref 1 256 ? ? ? 0 0 0 0 0 0 0 0 Cv ref 0 256 ? ? ? = 0 note 1 lsb = (2 C8 ) (v ref ) = 1 256 (v ref ) figure 6. quad dac unipolar operation (2-quadrant multiplication)
dac8408 C11C rev. a figure 7. quad dac bipolar operation (4-quadrant multiplication) table ii. bipolar (offset binary) code table (refer to figure 7) dac data input analog output msb lsb (dac a or dac b) 1 1 1 1 1 1 1 1 +v ref 127 128 ? ? ? 1 0 0 0 0 0 0 1 +v ref 1 128 ? ? ? 1 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 Cv ref 1 128 ? ? ? 0 0 0 0 0 0 0 1 Cv ref 127 128 ? ? ? 0 0 0 0 0 0 0 0 Cv ref 128 128 ? ? ? note 1 lsb = (2 C7 ) (v ref ) = 1 128 (v ref ) application hints general ground management: ac or transient voltages be- tween agnd and dgnd can appear as noise at the dac8408s analog output. note that in figures 5 and 6, i out2a /i out2b and i out 2c /i out 2d are connected to agnd. therefore, it is rec- ommended that agnd and dgnd be tied together at the dac8408 socket. in systems where agnd and dgnd are tied together on the backplane, two diodes (1n914 or equivalent) should be connected in inverse parallel between agnd and dgnd. write enable timing: during the period when both ds and r/ w are held low, the dac latches are transparent and the ana- log output responds directly to the digital data input. to pre- vent unwanted variations of the analog output, the r/ w should not go low until the data bus is fully settled (data valid).
dac8408 C12C rev. a single supply, voltage output operation the dac8408 can be connected with a single +5 v supply to produce dac output voltages from 0 v to +1.5 v. in figure 8, the dac8408 r-2r ladder is inverted from its normal connec- tion. a +1.500 v reference is connected to the current output pin 4 (i out 1a ), and the normal v ref input pin becomes the dac output. instead of a normal current output, the r-2r ladder out- puts a voltage. the op-490, consisting of four precision low power op amps that can operate its inputs and outputs to zero volts, buffers the dac to produce a low impedance output volt- age from 0 v to +1.5 v full-scale. table iii shows the code table. with the supply and reference voltages as shown, better than 1/2 lsb differential and integral nonlinearity can be expected. to maintain this performance level, the +5 v supply must not drop below 4.75 v. similarly, the reference voltage must be no higher than 1.5 v. this is because the cmos switches require a mini- mum level of bias in order to maintain the linearity performance. table iii. single supply binary code table (refer to figure 8) dac data input msb lsb analog output 1 1 1 1 1 1 1 1 v ref 255 256 ? ? ? , +1.4941 v 1 0 0 0 0 0 0 1 v ref 129 256 ? ? ? , +0.7559 v 1 0 0 0 0 0 0 0 v ref 128 256 ? ? ? , +0.7500 v 0 1 1 1 1 1 1 1 v ref 127 256 ? ? ? , +0.7441 v 0 0 0 0 0 0 0 1 v ref 1 256 ? ? ? , +0.0059 v 0 0 0 0 0 0 0 0 v ref 0 256 ? ? ? , 0.0000 v figure 8. unipolar supply, voltage output dac operation
dac8408 C13C rev. a figure 9. a digitally programmable universal active filter figure 10. programmable active filter band-pass frequency response all components used are available off-the-shelf. using low drift thin-film resistors, the dac8408 exhibits very stable perfor- mance over temperature. the wide bandwidth of the op-470 produces excellent high frequency and high q response. in addi- tion, the op470s low input offset voltage assures an unusually low dc offset at the filter output. a digitally programmable active filter a powerful d/a converter application is a programmable active filter design as shown in figure 9. the design is based on the state-variable filter topology which offers stable and repeatable filter characteristics. dac b and dac d can be programmed in tandem with a single digital byte load which sets the center fre- quency of the filter. dac a sets the q of the filter. dac c sets the gain of the filter transfer function. the unique feature of this design is that varying the gain of filter does not affect the q of the filter. similarly, the reverse is also true. this makes the pro- grammability of the filter extremely reliable and predictable. note that low-pass, high-pass, and bandpass outputs are avail- able. this sophisticated function is achieved in only two ic packages. the network analyzer photo shown in figure 10 superimposes five actual bandpass responses ranging from the lowest fre- quency of 75 hz (1 lsb on) to a full-scale frequency of 19.132 khz (all bits on), which is equivalent to a 256 to 1 dynamic range. the frequency is determined by f c = 1/2 p rc where r is the ladder resistance (r in ) of the dac8408, and c is 1000 pf. note that from device to device, the resistance r in varies. thus some tuning may be necessary.
dac8408 C14C rev. a figure 11. a digitally programmable, low-distortion sinewave oscillator a low-distortion, programmable sinewave oscillator by varying the previous state-variable filter topology slightly, one can obtain a very low distortion sinewave oscillator with programmable frequency feature as shown in figure 11. again, dac b and dac d in tandem control the oscillating frequency based on the relationship f c = 1/2 p rc. positive feedback is accomplished via the 82.5 k w and the 20 k w potentiometer. the q of the oscillator is determined by the ratio of 10 k w and 475 w in series with the fet transistor, which acts as an auto- matic gain control variable resistor. the agc action maintains a very stable sinewave amplitude at any frequency. again, only two ics accomplish a very useful function. at the highest frequency setting, the harmonic distortion level measures 0.016%. as the frequencies drop, distortion also drops to a low of 0.006%. at the lowest frequency setting, distortion came back up to a worst case of 0.035%.
C15C
000000000 printed in u.s.a. C16C


▲Up To Search▲   

 
Price & Availability of 5962-8967801XA

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X